



# IN1006 Systems Architecture (PRD1 A 2022/23)

| _                                                                                                                                                                                          |           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| My Moodle   IN1006 PRD1 A 2022-23   COURSEWORK 1: Weekly Assessed Quiz   Quiz 6 Weekly Assessed Quiz                                                                                       | iz 2022   |
| Started on Thursday, 8 December 2022, 4:34 PM                                                                                                                                              |           |
| State Finished                                                                                                                                                                             |           |
| Completed on Thursday, 8 December 2022, 4:54 PM                                                                                                                                            |           |
| <b>Time taken</b> 20 mins 24 secs                                                                                                                                                          |           |
| <b>Grade</b> 10.00 out of 10.00 (100%)                                                                                                                                                     |           |
| Question 1                                                                                                                                                                                 |           |
| Correct                                                                                                                                                                                    |           |
| Mark 1.00 out of 1.00                                                                                                                                                                      |           |
|                                                                                                                                                                                            |           |
| The reason for the implementation of the cache memory is?                                                                                                                                  |           |
| Select one:                                                                                                                                                                                |           |
| a. To increase the internal memory of the system                                                                                                                                           |           |
| b. To reduce the memory access and cycle time                                                                                                                                              |           |
| <ul> <li>c. To mitigate the difference in speeds of operation of the processor and memory</li> </ul>                                                                                       | ~         |
| Od. All of the mentioned                                                                                                                                                                   |           |
|                                                                                                                                                                                            |           |
| Your answer is correct.                                                                                                                                                                    |           |
| The correct answer is "to mitigate the difference in speeds of operation of the processor and memory". Cache will not increphysical memory size or reduce the memory access and cycle time | rease the |
| The correct answer is: To mitigate the difference in speeds of operation of the processor and memory                                                                                       |           |
|                                                                                                                                                                                            |           |
| Question 2                                                                                                                                                                                 |           |
| Correct                                                                                                                                                                                    |           |
| Mark 1.00 out of 1.00                                                                                                                                                                      |           |
| Which of the following is the best description of the concept of sequential locality?                                                                                                      |           |
| Select one:                                                                                                                                                                                |           |
| ○ a. Don't know/no answer                                                                                                                                                                  |           |
| <ul> <li>b. Items in memory tend to get used more than once when accessed.</li> </ul>                                                                                                      |           |
| <ul><li>c. Instructions tend to be accessed sequentially.</li></ul>                                                                                                                        | <b>~</b>  |
| igcup d. Items get placed in cache lines in the order that they enter.                                                                                                                     |           |
| e. Items stored together in memory get used together.                                                                                                                                      |           |
| f. Items get removed from the cache based on the order that they enter.                                                                                                                    |           |
|                                                                                                                                                                                            |           |

Sequential locality refers to the common feature of programs that instructions tend to be accessed sequentially.

The correct answer is: Instructions tend to be accessed sequentially.

| uestion <b>3</b>      |  |
|-----------------------|--|
| prrect                |  |
| lark 1.00 out of 1.00 |  |
|                       |  |

Suppose we have a byte-addressable computer which has a memory of 4,294,967,296 addresses, a cache with 16 blocks where each block contains 16 bytes. Determine the size of the tag field in the memory addresses used by this computer.

Select one:

- a. 5
- o b. 32
- © c. 24
- d. Don't know/no answer
- e. 3
- of. 16

As the computer has a memory with 4,294,967,296 bytes, it will need 32 bits to identify the addresses of all of them  $(4,294,967,296 \pm 2^{32})$ . Thus, the total size of the tag, block and offset fields is 32.

As the cache gas 16 blocks, it can be indexed with 4 bits (16 =  $2^4$ ), so the size of the block field is 4 bits.

As each block has 16 bytes, we need 4 bits for the offset field to access each byte in the block  $(16=2^4)$  bytes.

Finally, the tag field is: 32 - 4 - 4 = 24.

The correct answer is: 24

Assume a computer having a main memory of  $2^{32}$  bytes and a direct mapped cache of 512 blocks each of which containing 64 bytes. To which cache block the main memory address 000063FA<sub>16</sub> map?

#### Select one:

- a. Block 512
- b. Block 399
- c. Block 58
- d. Don't know/no answer
- e. Block 201
- f. Block 124

As the computer has a memory with  $2^{32}$  bytes, it will need 32 bits to identify the addresses of all of them. Thus, the total size of the tag, block and offset (TBO) fields is 32.

As the cache has 512 blocks, it can be indexed with 9 bits  $(512 = 2^9)$ , so the size of the block (B) field is 9 bits.

As each block has 64 bytes, so it can be indexed with 64 bits ( $64 = 2^6$ ) or, equivalently, the offset (O) field must be 6 bits long.

Thus, the tag (T) field is: TBO - B - O = 32 - 9 - 6 = 17.

Consequently the memory address format will be

TAG (32<sup>nd</sup> to 16<sup>th</sup>) BLOCK (15<sup>th</sup> to 7<sup>th</sup> bit) OFFSET (6<sup>th</sup> to 1<sup>st</sup> bit)

The hexadecimal address 000063FA<sub>16</sub> corresponds to the binary address:

### 0000 0000 0000 0000 0110 0011 1111 1010

So the block part in this address consists of the bold bits below:

0000 0000 0000 0000 0110 0011 1111 1010

And if we convert 110001111<sub>bin</sub> to decimal, we get 399<sub>dec</sub> So the given address will map to block 399 in cache.

The correct answer is: Block 399

Assume a computer having a main memory of  $2^{32}$  bytes and a direct mapped cache of 512 blocks each of which containing 64 bytes. To which cache block the main memory address  $000053AA_{16}$  map?

#### Select one:

- a. Block 124
- b. Block 334
- c. Block 58
- od. Block 201
- e. Don't know/no answer
- f. Block 512

As the computer has a memory with  $2^{32}$  bytes, it will need 32 bits to identify the addresses of all of them. Thus, the total size of the tag, block and offset (TBO) fields is 32.

As the cache has 512 blocks, it can be indexed with 9 bits  $(512 = 2^9)$ , so the size of the block (B) field is 9 bits.

As each block has 64 bytes, so it can be indexed with 64 bits ( $64 = 2^6$ ) or, equivalently, the offset (O) field must be 6 bits long.

Thus, the tag (T) field is: TBO - B - O = 32 - 9 - 6 = 17.

Consequently the memory address format will be

## TAG (32<sup>nd</sup> to 16<sup>th</sup>) BLOCK (15<sup>th</sup> to 7<sup>th</sup> bit) OFFSET (6<sup>th</sup> to 1<sup>st</sup> bit)

The hexadecimal address 000053AA<sub>16</sub> corresponds to the binary address:

#### 0000 0000 0000 0000 0101 0011 1010 1010

So the block part in this address consists of the bold bits below:

0000 0000 0000 0000 0**101 0011 10**10 1010

And if we convert 101001110<sub>bin</sub> to decimal, we get 334<sub>dec</sub> So the given address will map to block 334 in cache.

The correct answer is: Block 334

| Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                                            |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                  |
| Suppose we have a byte-addressable computer using direct mapping with 16-bit main memory addresses and 32 blocks of cache. If each block contains 8 bytes, determine the size of the offset field.                                                                                                               |
| Select one:                                                                                                                                                                                                                                                                                                      |
| The total size of the tag, block and offset fields is 16. $32 = 2^5$ blocks of cache can be indexed with 5 bits, so block is 5 bits. Since each block has $8=2^3$ bytes we need 3 bits for the offset to access each byte in the block. Finally, the tag field is: $16 - 5 - 3 = 8$ . The correct answer is: $3$ |
| Question <b>7</b> Correct Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                  |
| Which type of memory is built with capacitors that slowly leak their charge hence they must be refreshed every few milliseconds to prevent data loss?  Select one:  a. SRAM b. Registers c. DRAM d. Cache                                                                                                        |
| Your answer is correct. The correct answer is: DRAM                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                  |

Question **6**Correct

| Correct                                                                                                                                                                                                                                                                                                         |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                 |
| Which of the following best describes the composition of a 64-bit register.                                                                                                                                                                                                                                     |
| Select one:                                                                                                                                                                                                                                                                                                     |
| a. Don't know/no answer                                                                                                                                                                                                                                                                                         |
| ○ b. 32 D flip-flops and 16 RS flip-flops.                                                                                                                                                                                                                                                                      |
| ○ c. 64 RS flip-flips                                                                                                                                                                                                                                                                                           |
| <ul><li>d. 32 D flip-flops and 32 RS flip-flops</li></ul>                                                                                                                                                                                                                                                       |
| ○ e. 32 D flip-flops.                                                                                                                                                                                                                                                                                           |
| ● f. 64 D flip-flops     ✓                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                 |
| A n-bit register is built from n-D flip-flips connected by a bus.                                                                                                                                                                                                                                               |
| The correct answer is: 64 D flip-flops                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                 |
| Question 9                                                                                                                                                                                                                                                                                                      |
| Correct                                                                                                                                                                                                                                                                                                         |
| Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                                           |
| Suppose we have a byte-addressable computer using direct mapping with 16-bit main memory addresses and 16 blocks of cache. If each block contains 8 bytes, determine the size of the offset field.  Select one:  a. 4  b. Don't know/no answer                                                                  |
| ○ c. 16                                                                                                                                                                                                                                                                                                         |
| ○ d. 8                                                                                                                                                                                                                                                                                                          |
| ○ e. 5                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                 |
| ● f. 3                                                                                                                                                                                                                                                                                                          |
| <ul> <li>f. 3</li> <li>The total size of the tag, block and offset fields is 16.</li> <li>16 blocks of cache can be indexed with 4 bits (32 = 2<sup>4</sup>), so block needs 4 bits.</li> </ul>                                                                                                                 |
| The total size of the tag, block and offset fields is 16.                                                                                                                                                                                                                                                       |
| The total size of the tag, block and offset fields is 16.  16 blocks of cache can be indexed with 4 bits $(32 = 2^4)$ , so block needs 4 bits.  Each block has 8 bytes so it can be indexed with 3 bits $(8=2^3)$ ; thus 3 bits are needed for the offset to determine the address of                           |
| The total size of the tag, block and offset fields is 16.  16 blocks of cache can be indexed with 4 bits $(32 = 2^4)$ , so block needs 4 bits.  Each block has 8 bytes so it can be indexed with 3 bits $(8=2^3)$ ; thus 3 bits are needed for the offset to determine the address of each byte within a block. |

Question  ${\bf 8}$ 

| Mark 1.00 out of 1.00                                                                                                          |          |
|--------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                                                                |          |
| Which of the following is the best description of the concept of temporal locality?                                            |          |
| Select one:                                                                                                                    |          |
| a. Items get written to memory locations in the order that the processor accesses the memory locations.                        |          |
| <ul> <li>b. Items get removed from the cache based on the order that they enter.</li> </ul>                                    |          |
| oc. Don't know/no answer                                                                                                       |          |
| igcup d. Items get placed in cache positions in the order that they enter.                                                     |          |
| <ul><li>e. Items in memory tend to get used more than once when accessed.</li></ul>                                            | <b>~</b> |
| Of. Items stored together in memory get used together.                                                                         |          |
|                                                                                                                                |          |
| Temporal locality refers to the common feature of programs that items in memory tend to get used more than once when accessed. |          |

The correct answer is: Items in memory tend to get used more than once when accessed.

■ Quiz 5 \_ Weekly Assessed Quiz 2022

Jump to...

Question **10**Correct

Quiz 7 \_ Weekly Assessed Quiz 2022 ►

# Quiz navigation



Show one page at a time

Finish review